# Signals and Circuits

**ENGR 35500** 

Review



## **Final Exams**

Date: Dec. 13, 2023 (Wednesday)

Time: 10:15 am-11:30 am

Closed book, closed note.

You only can have one A4 paper with two pages on which you can write anything. Of course, you can have some other blank papers for calculation.

Calculator is allowed. No cellphone or computer.



### **Final Exams**

- Impedance and voltage about an AC circuit (15 points)
- Diode circuit problem (15 points)
- Transistor circuit problem (15 points)
- Number system problem(10 points)
- Boolean Algebra(15 points)
- Sequential circuit(10 points)
- Op-amp circuit (20 points)



## Score

| Requirement | Weight |
|-------------|--------|
| Homework    | 20.0%  |
| Quizzes     | 10.0%  |
| Two Exams   | 63.0%  |
| Attendance  | 7.0%   |
| Total       | 100%   |

| A  | ≥ 92%          | С  | ≥ 71 and <74% |
|----|----------------|----|---------------|
| A- | ≥ 88 and < 92% | C- | ≥ 68 and <71% |
| B+ | ≥ 84 and < 88% | D+ | ≥ 64 and <68% |
| В  | ≥ 81 and < 84% | D  | ≥ 60 and <64% |
| B- | ≥ 78 and < 81% | F  | < 60.0        |
| C+ | ≥ 74 and < 78% |    |               |

Note: students who have massive absences without excuse explanation (four times) will directly fail the class (-2 first time, -4 second time, -7 third time from the attendance points).



## **Capacitor in AC**

$$Xc = \frac{1}{2\pi fC}$$

### Capacitive reactance for capacitors in series in AC

$$X_{CT} = X_{C_I} + X_{C_2} + \cdots + X_{C_n}$$

### Capacitive reactance for capacitors in parallel in AC

$$\frac{1}{X_{CT}} = \frac{1}{X_{C_1}} + \frac{1}{X_{C_2}} + \frac{1}{X_{C_3}} + \dots + \frac{1}{X_{C_n}}$$

### Voltage divider in AC

$$V_x = \frac{X_{cx}}{X_{c1} + X_{c2} \cdots X_{cn}} V$$



### **Inductor in AC**

$$X_L = 2\pi f L$$

#### Inductive reactance for inductors in series in AC

$$X_{LT} = X_{L_1} + X_{L_2} + \cdots + X_{L_{1n}}$$

#### Inductive reactance for inductors in parallel in AC

$$\frac{1}{X_{LT}} = \frac{1}{X_{L_1}} + \frac{1}{X_{L_2}} + \dots + \frac{1}{X_{L_n}}$$

### **Voltage divider in AC**

$$V_{x} = \frac{X_{L_{1}}}{X_{L_{1}} + X_{L_{2}} \cdots X_{L_{n}}} V$$



## **Impedance**

#### Impedance and phase angle in RLC Series









Impedance triangle

Purely resistor makes the phase angle between the source voltage and the total current zero degree;

Purely capacitor makes the voltage source voltage lags the current by 90 degree;

Purely inductor makes the voltage source voltage leads the current by 90 degree;

What will happen if resistor, inductor and capacitor are connected together in series?



voltage leads current by  $\theta$  if  $X_L > X_C$  voltage lags current by  $\theta$  if  $X_L < X_C$ 

Figures: Text books; https://slideplayer.com/slide/6379082/



### **RCL** voltage



$$V_{R} = \frac{RV_{S}}{\sqrt{R^{2} + (X_{L} - X_{C})^{2}}}$$

$$V_L = \frac{X_L V_S}{\sqrt{R^2 + (X_L - X_C)^2}}$$

$$V_C = \frac{X_C V_S}{\sqrt{R^2 + (X_L - X_C)^2}}$$

$$V_{LC} = \frac{|X_L - X_C|V_S}{\sqrt{R^2 + (X_L - X_C)^2}}$$

Source voltage leads current by  $\theta$  if  $X_L > X_C$ Source voltage lags current by  $\theta$  if  $X_L < X_C$ 

Phase angel among I,  $V_R$ ,  $V_L$ ,  $V_C$ , and  $V_{LC}$ ?



 $V_L$  and  $V_C$  always has 180 degree phase difference.

$$E.G.$$
  $V_L > V_C$ 





### Resonance





$$V_{R} = \frac{RV_{S}}{\sqrt{R^{2} + (X_{L} - X_{C})^{2}}}$$

$$V_{L} = \frac{X_{L}V_{S}}{\sqrt{R^{2} + (X_{L} - X_{C})^{2}}}$$

$$V_C = \frac{X_C V_S}{\sqrt{R^2 + (X_L - X_C)^2}}$$

$$V_{LC} = \frac{|X_L - X_C|V_S}{\sqrt{R^2 + (X_L - X_C)^2}}$$

Source voltage leads current by  $\theta$  if  $X_L > X_C$ 

Source voltage lags current by  $\theta$  if  $X_L < X_C$ Phase angel among  $I, V_R, V_L, V_C$ , and  $V_{LC}$ ?  $V_C$  and  $V_L$  always has 180 degree phase angle

When  $X_L = X_C$ ? Resonance



$$V_L = V_C = \frac{X_L V_S}{R}$$
$$V_{LC} = 0$$

Source voltage leads current by 0 degree

$$Z = R$$



### **Diode**



N-type semiconductor



P-type semiconductor

A semiconductor device with two terminals, typically allowing the flow of current in one direction only.





A junction diode is created by joining N- and P-type semiconductive materials together.



The depletion region is the area near the junction where electrons and holes are depleted; it extends only a short distance on either side of the junction.

## **Diode characteristics**





### **Diode**

## E.g.

### Determine the voltage across each diode.









### Step 1: Make assumption

Assume the diode is on forward bias, then there is a short on the diode part



Then the current

$$I = \frac{8-5}{10} = 0.3A$$

The assumed direction is counterclockwise

### **Step 2: Compare with the assumption**

This is not consistent with the assumption, so the assumption is wrong.

Thus, the diode is on reverse bias.

### **Step 3: Calculate on the correct case**



$$-5 - V_d + 8 = 0$$
$$V_d = 3V$$



### **Diode**

E.g.

### **Determine the voltage across each**



#### **Step 1: Make assumption**

Assume the diodes are both on forward bias, then there is a short on the diode part



Mesh analysis



$$-15 + I_1 R_1 = 0$$
 $I_2 R_2 - 10 V = 0$ 
 $= I_1 = 1.5 \text{ mA}$ 

The current directions are both as drawn in the figure.

$$I_{a} = I_{1} - I_{2} = 0.5 \text{mA}$$
  
 $I_{b} = I_{2} = 1 \text{mA}$ 

#### **Step 2: Compare with the assumption**

This is consistent with the assumption, so the assumption is correct.

Thus, both of the diodes are on forward bias.

#### **Step 3: Calculate on the correct case**

$$V_{d1} = 0$$
V or 0.3v or 0.7v

$$V_{d2} = 0$$
V or 0.3v or 0.7v



### **Rectifier Circuits**

- ➤ The heart of the power supply.
- ➤ Converts incoming AC voltage to a DC voltage.
- Three basic types of rectifier circuits:

#### Half-wave rectifiers





$$V_{avg} = \frac{V_{p(out)}}{\pi}$$

$$V_{p(out)} = V_{p(in)}$$
-0.7V

#### Full-wave rectifiers





$$V_{avg} = \frac{2V_{p(out)}}{\pi}$$

$$V_{p(out)} = \frac{V_{p(in)}}{2} - 0.7V$$

#### Bridge rectifiers





$$V_{avg} = \frac{2V_{p(out)}}{\pi}$$

$$V_{p(out)} = V_{p(in)}$$
-0.7x2V



## **Transistor**





### **Transistor**



If the transistor works in active region,

$$I_C = \beta I_B$$
  
 $I_E = I_C + I_B$   $V_{CE} \ge 0$ 

 $\beta^{\sim}$  20 - 200 is determined by construction of the transistor

$$I_E \approx I_C$$

If the transistor works in saturation region,

$$I_C \le \beta I_B$$

$$I_E = I_C + I_B$$

$$V_{CE} = 0$$

If the transistor works in cut-off case

$$I_B = 0$$
  $I_C = 0$   
 $I_E = I_C + I_B = 0$   
 $V_{CE} = ?$ 



### **Transistor in saturation**

For example



$$i_B = \frac{V_{BB} - v_{BE}}{R_B} = \frac{3 \text{ V} - 0.7 \text{ V}}{47 \text{ k}\Omega} = 48.9 \,\mu\text{A}$$

$$i_C = \beta_F i_B = (100) (48.9 \,\mu\text{A}) = 4.89 \,\text{mA}$$

$$v_{CE} = V_{CC} - i_C R_C$$
  
= 10 V - (4.89 mA) (10 k $\Omega$ ) = -38.9 V ???

Equations if in forward active region Emitter voltage and Current

$$V_E = V_B - 0.7V$$

$$I_E = V_E / R_E$$

$$I_C = \beta I_B$$

$$I_E \approx I_C$$

$$I_B = I_C / \beta$$

Collector voltage:  $V_C = V_{CC} - I_C R_C$ 

$$V_{CE} \approx V_C - V_E$$
  
 $V_{CE} \ge 0$  (always)

Corrected solution:

$$i_{B} = \frac{V_{BB} - v_{BE}}{47k\Omega} = \frac{3v - 0.7}{47k\Omega} = 48.9 \text{ uA}$$

$$V_{CE} = 0$$

$$i_{C} = \frac{V_{CC} - v_{CE} - V_{EGroung}}{R_{C}} = \frac{10v}{10k\Omega} = 1000 \text{ uA}$$

$$i_{E} = i_{B} + i_{C} = 1048.9uA$$

## **DC Operation of BJTs**

E.g.

Determine  $V_B$ ,  $V_E$ ,  $V_C$ ,  $I_B$ ,  $I_E$ ,  $I_C$  in the Figure, as  $\beta$  = 200,  $R_1$  = 22 $k\Omega$ ,  $R_2$  = 10 $k\Omega$ ,  $R_C$  = 1.0 $k\Omega$ ,  $R_E$  = 1.0 $k\Omega$ ,  $V_{CC}$  = 30V

$$V_B = \frac{R_2}{R_1 + R_2} \times V_{cc} = \frac{10}{22 + 10} \times 30 = 9.375V$$

$$V_E = V_B - 0.7V = 8.675V$$

$$I_E = \frac{8.675V}{1kohm} = 8.675mA$$

$$I_C \approx I_E = 8.675 \text{mA}$$

$$I_B = I_C/\beta = \frac{8.675mA}{200} = 43.375\mu A$$

$$V_C = V_{CC} - I_C R_C = 30 - 8.675 mA \times 1 kohm = 21.325 V$$





## **BJT Class A signal amplifiers**

#### A common-emitter

(CE) amplifier

 capacitors are used for coupling ac without disturbing dc levels

Signal Voltage Gain  $(A_V)$ :

$$\frac{V_{out}}{V_{in}} \approx \frac{R_C}{R_E}$$

Actually the phase is shifted by 180 degree.





## **Numbering system**

- ➤ Many numbering systems are in use in digital technology.
- ➤ The most common are the:
   Decimal 537₁₀
   Binary 101001₂
   Octal 148₀
   Hexadecimal 4BAF₁₀
- To avoid confusion while using different numeral systems, the base of each individual number may be as specified by writing it as a subscript of the number.



## **Logic Gates**

- > The most basic digital devices are called gates.
- > A gate is called a combinational circuit.
- > Three most important gates are: AND, OR, NOT.
- ➤ Other logic gates that are derived from these basic gates are the NAND gate, the NOR gate, the EXCLUSIVEOR gate and the EXCLUSIVE-NOR gate.





## Theorems of Boolean algebra

### > Theorem 1

(Operations with '0' and '1')

(a) 
$$0.X = 0$$
 and (b)  $1 + X = 1$ 

### > Theorem 2

(Operations with '0' and '1')

(a) 
$$1.X = X$$
 and (b)  $0 + X = X$ 

#### > Theorem 3

(Idempotent or Identity Laws)

(a) 
$$X.X.X...X = X$$
 and (b)  $X + X + X + \cdots + X = X$ 

### > Theorem 7

(Distributive Laws)

(a) 
$$X.(Y+Z) = X.Y + X.Z$$
 and (b)  $X + Y.Z = (X+Y).(X+Z)$ 

### > Theorem 4

(Complementation Law)

(a) 
$$X.\overline{X} = 0$$
 and (b)  $X + \overline{X} = 1$ 

### > Theorem 5

(Commutative Laws)

(a) 
$$X + Y = Y + X$$
 and (b)  $X.Y = Y.X$ 

### > Theorem 6

(Associative Laws)

(a) 
$$X + (Y + Z) = Y + (Z + X) = Z + (X + Y)$$

(b) 
$$X.(Y.Z) = Y.(Z.X) = Z.(X.Y)$$

## **Sequential Circuits**



**Combinational** circuit



sequential circuit



## **Asynchronous**

### **SR Latch**



SR Latch with NOR Gates



### **Gated SR Latch**



### **D** Latch

The *D* latch is an variation of the *S-R* latch but combines the *S* and *R* inputs into a single *D* input as shown:



## **Synchronous**

### **D Flip-Flops**

A flip-flop differs from a latch in the manner it changes states. A flip-flop is a clocked device, in which only the clock edge determines when a new bit is entered.



### J-K Flip-Flops

|   | Inputs Outputs |          |                    |                                          |           |
|---|----------------|----------|--------------------|------------------------------------------|-----------|
| J | K              | CLK      | Q                  | Q                                        | Comments  |
| 0 | 0              | †        | $Q_{_{\! O}}$      | $\overline{Q}_{\!\scriptscriptstyle{0}}$ | No change |
| 0 | 1              | <b>†</b> | 0                  | 1                                        | RESET     |
| 1 | 0              | <b>†</b> | 1                  | 0                                        | SET       |
| 1 | 1              | †        | $\overline{Q}_{0}$ | $Q_{0}$                                  | Toggle    |



Notice that the outputs change on the leading edge of the clock.





## What is an Operational Amplifier? (sum up)

An operational amplifier is a DC-coupled high gain electronic voltage amplifier with a differential input and usually, a single-end output. (Wikipedia)





noninverting input terminal

Fig. 2. Op-amp schematic representation (open-loop)

$$V_{
m out} = \left\{ egin{array}{ll} + \mbox{Vss} & \mbox{V}_{+} > \mbox{V}_{-} \ & \mbox{-Vss} & \mbox{V}_{-} > \mbox{V}_{+} \ & \mbox{Golden Rule 2:} \ & \mbox{$I_{+} = I_{-} = 0$} \end{array} 
ight.$$



Fig.3. Op-amp schematic representation (closed-loop)

#### Golden Rule 1:

$$V_+ = V_-$$

#### Golden Rule 2:

$$I_+ = I_- = 0$$



## **Op-Amp Application**

### **Practice**

Given  $i_s=1$ mA,  $R_1=1$ k $\Omega$ ,  $R_2=2$ k $\Omega$ ,  $R_f=30$ k $\Omega$ ,  $R_L=10$ k $\Omega$ , determine  $V_{out}$ 





$$\upsilon_{o} = -\left(\frac{R_{f}}{R_{1} + R_{2}}\right)\upsilon_{s} = -\left(\frac{R_{f}}{R_{1} + R_{2}}\right)R_{2}i_{s}$$

$$\frac{\upsilon_{\rm o}}{i_{\rm s}} = -\frac{R_{\rm f}R_2}{R_1 + R_2}.$$

